# What happens if multiple devices request for hot-join at a time?

If multiple Hot-Joining Targets become eligible at the same time, then they could all attempt to emit the Hot-Join Request together (i.e., at the same time). This could apply to Hot-Joining Targets using any combination of standard or passive Hot-Join methods.

In the case where multiple Hot-Joining Targets successfully emit the Hot-Join Request at the same time, it would not be necessary for each of these eligible Targets to emit separate Hot-Join Requests in succession with delays between each request. If a Hot-Join Request was successfully emitted, and if the Active Controller responds to that Hot-Join Request, then each such Target shall participate in a subsequent Dynamic Address Assignment procedure with ENTDAA that would be initiated by the Active Controller.



# I3C

Presentation 3



# Acronyms

- HDR : High Data Rate
- HDR-DDR: HDR Double Data Rate
- HDR-BT : HDR Bulk Transport
- ML: Multi-Lane
- CCC: Common Command Code
- CRC : Cyclic Redundancy Check
- FE: Flow Elements / Common Flow Elements
- SCL : Serial Clock
- SDA: Serial Data



#### Index

- Common HDR details.
- Basic HDR CCC transaction.
- HDR Patterns.
- CCC's support in HDR mode.
- Common Flow Elements (FE).
- Overview of HDR DDR and HDR BT features.
- Packet frames in HDR DDR and HDR BT.

- Relation between Common Flow Elements and Per mode HDR elements.
- Flow and Error Control in HDR DDR and BT.
- Performance measure HDR DDR and HDR BT.
- Introduction to Multi Lane transfers.
- Coding and Additional Data lanes.
- Schematics for coding and additional data lanes.



Is it possible to get higher data rate at same clock frequency?



## Solution

- · There are two solutions.
- Effective clock utilization of the clocks
  - HDR -> High Data Rate
- Extension of data lanes for parallel transfer.
  - ML -> Multi Lane
- Also, Multi-lane transfer can be with either SDR mode or with HDR modes.







#### Common HDR details

- SDR is single variant.
- HDR is multi variant (4 modes).
- All HDR modes have some common "details" and "rules" which must be followed.
- HDR patterns
  - o Defines about the exit and restart of HDR transaction.
- CCC framing in HDR modes
  - o Generic frame structure.
  - o Common ACK mechanism in HDR modes.
  - Basic support and rules in GA, MDA and ML.
- Transition to HDR mode transfer
  - o Defines how SCL is transitioned from SDR to HDR.





## Basic HDR CCC transaction

- SDR --> HDR --> SDR.
- ENTHDR0-7 (Enter HDR mode) CCC is used.
  - o ENTHDR0 is for HDR DDR.
  - o ENTHDR3 for HDR BT.
  - o ENTHDR1,2 aren't supported in I3C basic.
- HDR transaction has **bus wide** effect.
- Patterns determine the HDR flow.
  - o HDR exit pattern
  - o HDR restart pattern.
- HDR transaction actual implementation varies with the modes.





#### **HDR Patterns**

Pattern: A unique clock signal(s) which performs specific function.

#### **HDR Exit Pattern**

- Exits from HDR and returns to SDR.
- Same exit pattern for all HDR modes.
- All I3C targets must detect and respond to Exit pattern.
- Exit pattern is always followed by I3C stop.



Figure 91 HDR Exit Pattern Followed by STOP

#### **HDR Restart pattern**

- Continues HDR transactions without exiting.
- Same restart pattern for all HDR modes.
- Supported I3C targets per HDR mode must detect and respond to Restart pattern.
- Restart is typically followed by Command word.



Figure 92 HDR Restart with Next Edge



# CCC's support in HDR mode

## Flowchart of CCC support

# Controller Select the target Target supports Target supports particular CCC in Resend CCC in any permitted that particular HDR mode or send in SDR mode. Send Direct CCC to the target in that HDR mode and check for Controller can use that particular CCC in that particular HDR mode

# CCC's support in SDR vs HDR modes





# Common Flow Elements (FE)

- Each HDR mode has its own unique framing.
- But the fundamental blocks are common in all HDR modes, called "Common Flow elements".
- There are four "Flow elements".
  - o CCC Header Block.
  - o Header Block.
  - o Data Block.
  - o Termination Marker.
- These define about generic packet frame with respect to the type of transaction.
- All HDR capable devices must understand the FE's.
- Actual behavior, position and functionality is based on per HDR mode.





#### CCC header Block

- o Indicates the start of the CCC. Mandatory block
- Two types
  - Indicator
    - Required for both Broadcast and Direct CCC's
    - Provides the broadcast address.
  - Selector.
    - Required for only Direct CCC
    - Provides the target address.

#### Header Block

- o Indicates the end of CCC frame.
- It is not same as CCC Header Block and thus neither an Indicator nor Selector.

#### CCC Data Block

- Used for data transfer and GET/SET CCC's
- Varies based on type of transaction.
  - Sent by Controller -> Broadcast CCC
  - Sent by Controller -> Direct Write or Direct SET CCC
  - Sent by Target -> Direct Read or Direct GET CCC.

#### Termination Marker

- Used to denote the end of Data message
- Used for denoting transition across CCC FE's
- Used for ACK by the target.
- Actual implementation is very specific on HDR mode and transaction type.
  - CRC Block
  - Turnaround or Handoff Pattern
  - No termination Marker
  - ACK



## Broadcast CCC

| ENTHDR<br>or | CCC i | ndicator       | ACK | Data Block                  | TM | HDR-x CCC End procedure |
|--------------|-------|----------------|-----|-----------------------------|----|-------------------------|
| HDR restart  | 7'h7E | B.CCC with ODB |     | Repeat N times for all data | TM | HDR-x CCC End procedure |

#### To remain in CCC mode



#### Return to HDR reads or writes



#### End of this CCC



## Direct CCC (read and write)

| ENTHDR<br>or | CCC i | ndicator       | TM     | HDR restart | CCC Selector                     | ACK | Data Block              | ТМ | HDR restart | CCC Selector                      | ACK | Data Block                  | ТМ | HDR-x CCC End procedure |
|--------------|-------|----------------|--------|-------------|----------------------------------|-----|-------------------------|----|-------------|-----------------------------------|-----|-----------------------------|----|-------------------------|
| HDR restart  | 7'h7E | D.CCC with ODB | тм аск |             | Write to Target or Group Address |     | HDR-x CCC End procedure | TM |             | Read from Target or Group Address |     | Repeat N times for all data | TM | HDR-x CCC End procedure |
|              |       |                |        |             |                                  |     |                         |    |             |                                   |     |                             |    |                         |



# Overview of HDR DDR and HDR BT features

| Features                               | Double Data Rate (DDR)                       | Bulk Transfer (BT)                       |  |  |  |
|----------------------------------------|----------------------------------------------|------------------------------------------|--|--|--|
| Basic data form                        | Word (2 bytes)                               | Block (0-32) bytes                       |  |  |  |
| Types of words/blocks                  | 4 (Command, Data, CRC, Res)                  | 3 (Header, Data, CRC)                    |  |  |  |
| Effective data rate (12.5Mhz)          | 20Mbps                                       | 24Mbps                                   |  |  |  |
| Multi-Lane support (I3C Basic)         | No                                           | Yes (x1, x2, x4)                         |  |  |  |
| Flow control                           | Only Preamble                                | 5 bytes are present                      |  |  |  |
| Parity                                 | Two bits for parity for data                 | No separate parity for data              |  |  |  |
| CRC                                    | CRC5                                         | CRC16 & CRC32(optional)                  |  |  |  |
| SCL by target during read              | Strictly not allowed                         | Allowed if Controller agrees             |  |  |  |
| Byte-orientation                       | Not purely Byte oriented                     | Purely Byte Oriented                     |  |  |  |
| Decoupling Data from CCC's and Control | No, Control is implicitly attached with data | Yes, Control is separated from data      |  |  |  |
| Data and SCL relation                  | Sampled at both Rising and Falling edges     | Sampled at both Rising and Falling edges |  |  |  |



#### Packet frames in HDR DDR and HDR BT

Higher level HDR DDR frame

S or SR 7'h7E ACK ENTHDR3 T HDR-DDR CRC HDR-DDR CRC HDR Exit pattern

Higher level HDR BT frame



Actual HDR DDR frame



Actual HDR BT frame





## Performance measure HDR DDR and HDR BT





| Measurement   | Raw D.R | Real D.R(DDR) | Real D.R (BT) |
|---------------|---------|---------------|---------------|
| 1 byte        | 25 Mbps | 4Mbps         | 1.8Mbps       |
| 1 KB message  | 25 Mbps | 19.92Mbps     | 23.96Mbps     |
| 10 KB message | 25 Mbps | 19.99Mbps     | 24.21Mbps     |







#### Relation between Common Flow Elements and Per mode HDR elements

- It is important to know that Common Flow Elements and per mode HDR elements are completely different.
- In many cases the naming conventions are so similar which leads to confusion.
- A particular flow element may be implemented using multiple types of words (DDR) or blocks (BT) based on that HDR mode.
- In the subsequent slides following conventions are used.









## Generic broadcast CCC



rigure 90 begin broadcast CCC Fer HDK Mode



## Generic Direct CCC





# Generic CCC end procedure



SoCtronics

## HDR Broadcast CCC

#### **HDR DDR Broadcast CCC Format**



#### **HDR BT Broadcast CCC Format**



Figure 124 Begin Broadcast CCC in HDR-BT



## HDR Direct CCC

#### **HDR DDR Direct CCC Format**



#### **HDR BT Direct CCC Format**





## **HDR End Procedures**

#### **HDR DDR End Procedures**



**HDR BT End Procedures** 





## Flow and Error Control in HDR DDR and BT

#### **HDR DDR**

- Flow and Error control in DDR isSDR<DDR<BT</li>
- Only has 2-bit preamble which has multiple purposes.
- · 2-bit odd parity per word.
- · Only CRC5 for entire transaction.



#### **HDR BT**

- BT has highest Flow and Error control.
- 5 bytes exclusively for flow and transition control.
  - o Control -> Header
  - Transition
  - Transition Control
  - Control -> CRC
  - o Transition Verify.
- Provides CRC16 or CRC32\* for entire transaction.
- Provides parity for Transition Flow Bytes.





#### Preamble

- Most important bits in HDR-DDR.
- Interpretation is context based.
- Three responsibilities of Preamble
  - o Indicates the type of data that follows i.e. Command, Data or CRC.
  - Allows the controller to terminate a Read and to determine whether target is willing to respond to a Read
  - o Allows the target to request a write termination.

#### **Table 64 HDR-DDR Preamble Values**

| Context          | Preamble Value and Interpretation    |                      |                                                                        |                                                      |  |  |  |  |
|------------------|--------------------------------------|----------------------|------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|
| Context          | 2'b00                                | 2'b01                | 2'b10                                                                  | 2'b11                                                |  |  |  |  |
| After Enter HDR  |                                      | Command Word follows | -                                                                      | -                                                    |  |  |  |  |
| After Read CMD   |                                      | -                    | Target ACK,<br>Data follows                                            | Target NACK,<br>Aborted                              |  |  |  |  |
| After Read DATA  | Reserved<br>for special<br>use cases | CRC Word follows     | Controller Aborts,<br>Target yields.<br>Controller drives<br>second 0. | Data follows.  Controller does not drive second bit. |  |  |  |  |
| After Write CMD  |                                      | _                    | Target ACK,<br>Data follows                                            | Target NACK,<br>Aborted                              |  |  |  |  |
| After Write DATA |                                      | CRC Word follows     | Target requests END<br>Controller complies                             | Data follows                                         |  |  |  |  |



Figure 102 HDR-DDR Preamble Bits State Diagram



# Park1, HighZ convention

- It is an acknowledgement mechanism followed in the I3C HDR –BT mode.
- · Always the first clock is used in any lane format.
- . The transmitter shall
  - $\circ$  SDA[0]->bit[0] -> 1 on first half clock.
  - SDA[0]->bit[1] -> High-Z on second half clock.
- The receiver shall drive it low according to the condition required.
- · For read request, where target sources SCL,
  - The clock is released by controller after first half.
  - Target drives the clock from the second half.



# Flow and error control bytes in HDR-BT

## **Control Byte (Header Block)**

- Sixth byte in the 7-byte Header Block
- · Indicates the type of transaction.
  - Read/Write
- Indicates who is transmitting the SCL.
  - o SCL may be transmitted by anyone in Read
  - o SCL is transmitted by controller in Write.
- Indicates whether the transaction is normal BT message or Direct CCC continuation.
- Contains the parity of the first six bytes of the Header Block.

## **Control Byte (CRC Block)**

- First mandatory byte in the CRC block.
- Indicates that this is CRC block, not any Data block.
- · Verifies the type of CRC for that transaction, which is selected in the Header Block.
- · Informs about framing error.
- · Informs whether previous Data Block was terminated or ended normally.



# Transition Byte

- The last byte in the Header block.
- Follows "Park1, HighZ" convention for ACK.
  - o If left undriven, then it is NACK.
- Used for bus transition and acceptance.
  - o Checks whether target is accepting Write or Read from controller.
  - o During Read, if target sources clock, release SCL to target.
- Indicates whether target can use Data Block Delay mechanism
  - o It allows Targets to get additional time when returning Read data.
  - o There is a limit of max number of delay bytes can be sent (tBT\_DBD).



# **Transition Control Byte**

- The first mandatory byte in the multi byte Data Block.
- Allows Receiver to control the receiving flow of data for that particular block.
- Follows Park1, High-Z for termination of Data block by receiver.
- · Verifies parity for Transition Control byte.
- Checks for Last Data Byte.
- Checks whether the Target is sending a Delay byte or not.





# Transition Verify Byte

- Serves two purposes
  - During read, Hands SDA[x] lines and SCL line (if target sources SCL) back to the controller.
  - During Read/Write CRC field is verified by the receiver.
- Park1, High-Z convention is used for completion by the receiver.
- If CRC verification fails, depending upon the type of transfer, subsequent actions are taken.





#### **Transition Flow Control**

#### Flow control is achieved using

- Transition byte
- Transition Control byte
- Transition Verify byte

- Read transfer flow control examples include
  - o Target that does not accept the Read transfer.
  - Target that accepts the Read transfer and sends all Data Blocks (i.e., without any delay or termination)
  - Target that handles the Controller terminating the Read transfer, and subsequently provides the CRC Block after the last Data Block that it sent
  - o Target that uses the Data Block Delay mechanism before sending the first Data Block.

- · Write transfer flow control examples include
  - o A Target that does not accept the Write transfer
  - A Target that accepts the Write transfer and receives all Data Blocks.
  - A Target that terminates the Write transfer before the Controller has sent all Data Blocks
  - A Target that indicates a CRC mismatch (or other error) after it has received the Data Blocks



#### Introduction to Multi Lane transfers

- In multi-lane data transfer additional physical wires are used to increase the data rate.
- · Up to three additional lanes can be used.
  - o Thus x1, x2, x4 speeds are supported.
- · Multi-Lane is an enhancement of SDR or HDR data modes.
- Only HDR-BT ML is allowed in I3C basic.
- Extensive rules are followed for ML devices with Group addresses and multiple dynamic addresses.
- Two important terms
  - Additional Data Lanes or Data lanes -> depends on the context
  - Coding
- The combination of Coding and Additional data lanes ensure the inter-operability of ML data transfer.
- Default coding is "Coding0" and lane configuration is "Single Lane". It is supported by all targets (ML capable and non-ML capable)



# Coding and Additional Data lanes

# **Coding**

- Determines the format how each device shall interpret Header block and all HDR-BT CCC flows.
- Two types are present
  - Compatible mode -> Coding 0
  - Alternate mode -> Coding 3 and Coding 7
- Once assigned, coding shall remain same throughout the transaction.
- Determined by the least number of data lanes where all devices are connected.
- Extensive rules are followed for coding change.
- · Higher order coding doesn't allow lower order data lanes.

#### **Data lanes**

- Determines the format how particular device shall interpret the Data block and TM.
- · Three types are present
  - o Single lane -> SDA[0]
  - Dual lane -> SDA[0] and SDA[1]
  - Quad lane -> SDA[0], SDA[1], SDA[2], SDA[3]
- ML format is per dependent on device, remains same per transaction to that device.
- Easy configuration of ML data transfer.
- · Always recommended to use the highest possible multi lane configurations.



# THANK YOU

